Modelling the production of tightly packed electronic components

Friday, 05 April, 2013

Greater numbers of ever-smaller components are required to fit on computer chips to meet the ongoing demands of miniaturising electronic devices. Consequently, computer chips are becoming increasingly crowded. Designers of electronic architectures have therefore followed the lead of urban planners and started to build upward. In so-called ‘three-dimensional (3D) packages’, for example, several flat, two-dimensional chips can be stacked on top of each other using vertical joints.

Controlling the properties of these complex structures is no easy task, as many factors come into play during production. Faxing Che and Hongyu Li and co-workers from the A*STAR Institute of Microelectronics, Singapore, have now developed a powerful modelling method that allows large-scale simulations - and optimisation - of the fabrication process, which provides welcome assistance to designers.

Among the challenges of producing tightly packed computer chips is the need to prevent warpage of the underlying silicon wafer as electronics components are stacked on it. Warpage leads to a number of unwanted effects. “Strong warpage can cause wafer breakage, it makes tight packing more difficult and some processing machines cannot handle high-warpage wafers,” explains Li. The degree of warpage depends on many design and process parameters, and optimising the procedure experimentally is time consuming and costly.

Using their computer model, Che and Li studied a wide range of parameters that influence the warpage of an 200 mm diameter silicon wafer. They focused, in particular, on how a silicon substrate responds to the deposition of layers of copper -  through which electrical currents eventually flow. “This is the first time that a model has been able to predict warpage [at] the level of the entire wafer,” says Li. Moreover, the stress on the wafer can be determined accurately. The calculated values agreed well with experimental data. Importantly, with the computer simulations, the researchers could explore regimes that cannot be easily studied experimentally, such as how the depth of the connections between layers influences wafer warpage.

The next goal is to simulate even larger wafers with variable connection sizes, explains Li. “Today, there are two industry standards for 3D packaging applications, 8 and 12″ wafers, but the latter are becoming increasingly important,” she says. The team’s model is applicable to these larger wafers, too, but it requires optimisation. Currently, Che, Li and their co-workers are collecting warpage and stress data for 12″ wafers. They will use these data for developing their model further, Li said.

Related News

Research breakthrough in data centre interconnects

Researchers have combined nonlinear predistortion and digital resolution enhancement to overcome...

Researchers achieve data speed record on optical fibre

Researchers have reportedly achieved a world record transmission capacity with a new compact...

Scientists enhance Bluetooth for more efficient data transmission

A team of researchers has developed a novel, more energy-efficient method for data transmission...


  • All content Copyright © 2024 Westwick-Farrow Pty Ltd